## ECE 415/515 ANALOG INTEGRATED CIRCUIT DESIGN

FULLY-DIFFERENTIAL OPAMP DESIGN AND SIMULATION





## OPAMP DESIGN PROJECT





FULLY-DIFFERENTIAL (FD) OPAMPS

- Differential output is  $v_{out}=v_{op}-v_{om}$  for differential input  $v_{in}=v_{inp}-v_{inm}$
- Common-mode (CM) output is  $v_{out,CM} = \frac{v_{op} + v_{om}}{2}$
- Output CM-level must be held constant to a welldefined value (V<sub>CM</sub>)
  - Common-mode feedback (CMFB) loop to control the output CM-level
  - Implemented using continuous-time (CT) or using switchedcapacitor (SC) circuits



### **CMFB: BASIC IDEA**







#### RESISTIVE CM-DETECTOR

- Resistance (R<sub>CM</sub>) averaging circuit senses  $v_{out,CM} = \frac{v_{op} + v_{om}}{2}$
- A capacitive averaging network (C<sub>CM</sub>) in parallel for high-frequency averaging
  - Mitigates bandwidth limitation due to  $R_{\text{CM}}C_{\text{in,p}}$

• 
$$v_{o,cm} = \left(\frac{v_{op} + v_{om}}{2}\right) \left(\frac{2C_{CM}}{2C_{CM} + C_1}\right)$$

• 
$$i_{c1} = \frac{g_{mc1}}{2} v_{o,cm} - V_{CM}$$



Resistive CM-detector (b) CM equivalent circuit with error amplifier

(a)



#### RESISTIVE CM-DETECTOR: COMPENSATION 1



- Miller compensation of the CMFB loop using C<sub>c,CM</sub>
- Two ways to place the compensation cap between nodes 1 and 2.



#### RESISTIVE CM-DETECTOR: COMPENSATION 2



 Note that zero-nulling resistor is not shown in these slides, but is used in designs



## DUAL-DIFF-PAIR (DDP) CM-DETECTOR



$$i_{c1} = \frac{g_{mc1}}{2} \left( \frac{v_{op} + v_{om}}{2} \right) - V_{CM}$$

Diff-pair

$$= \frac{g_{mc1}}{2} \left( \frac{v_{op}}{2} - \frac{V_{CM}}{2} \right) + \frac{g_{mc1}}{2} \left( \frac{v_{om}}{2} - \frac{V_{CM}}{2} \right)$$

$$= \underbrace{\frac{g_{mc1}}{4}(v_{op} - V_{CM})} + \underbrace{\frac{g_{mc1}}{4}(v_{om} - V_{CM})}$$

Quiz: Diff-How does the dual diffpair (DDP) look in CM-equivalent circuit?



### DUAL-DIFF-PAIR CMFB COMPENSATION





## ASIDE: TWO-STAGE LOOP STABILITY (1)



- Two-stage feedback loop should ensure overall negative feedback
- Only one gain-stage can be negative
  - Two possible configurations by interchanging polarities



## ASIDE: TWO-STAGE LOOP STABILITY (2)





• Results in LHP poles if  $G_{m2} > G_{m1}$ 

- Results in RHP pole(s) if G<sub>m2</sub>>G<sub>m1</sub>.
  Unstable!
- From loop-analysis, the negative transconductance should have larger  $G_{\rm m}$  for stability (Important!)



## CMFB LOOP STABILITY (1)

- We have  $G_{mc} < G_{m1}$  by design  $(I_{c0}=I_0/n)$
- G<sub>m1</sub> should have negative polarity for stability!
  - G<sub>mc</sub> would have positive gain across it
  - Overall negative feedback in the CMFB loop





## CMFB LOOP STABILITY (2)

CMFB unity-gain frequency

$$\omega_{u,CMFB} \approx \frac{G_{mc}}{C_{C,CM}}$$

- Note that here G<sub>mc</sub>≡g<sub>m1</sub> and G<sub>m1</sub>≡g<sub>m2</sub> in the pole-splitting equations, as we had g<sub>m2</sub>>g<sub>m1</sub> in the pole-splitting derivation
- The CMFB loop-gain

$$A_{v,CM} = G_{mc}R_cG_{m1}R_1$$

 Should be large enough to ensure small DC error





#### SIZING OF THE CMFB ERROR AMPLIFIER

- The error amplifier circuit should be a replica of the gain stage
- Bias current  $I_{c0}$  and widths are scaled down to save power ( $I_{c0}=I_0/n$ )
- Both the stages should have the same current density

$$\frac{I_0/2}{W_{3,4}} = \frac{I_{c0}/2}{W_{c3,4}}$$

- Ensures that M<sub>3,4</sub> and M<sub>c3,4</sub> will have the same V<sub>sc</sub> values
- Otherwise, any mismatch in bias voltages will lead to systematic offset in the CMFB loop <sup>(2)</sup>



#### SIZING OF THE DDP CM-DETECTOR

- Same ideas for the DDP CM-detector
- Both stages should have the same current density

- Ensures that M<sub>3,4</sub> and M<sub>c3,4</sub> will have the same V<sub>SG</sub> values
- Otherwise, any mismatch in bias voltages will lead to systematic offset in the CMFB loop



#### COMPARISON

#### **Resistive CM Detector**

- Unrestricted input range
  - Rail-to-rail operation ☺
- R<sub>CM</sub> loads the differential gain stage and reduces its gain <a>B</a>



#### **Dual-Diff-Pair CM Detector**

- Limited by input CMR of the diff-pair
  - Allows very limited voltage swing <sup>®</sup>
- Only small capacitive load ©





## TWO-STAGE FULLY-DIFFERENTIAL OPAMPS





#### TWO-STAGE FD OPAMP





What is the best strategy to set the CM-level at the output of both gain stages?



## TWO-STAGE FD OPAMP CMFB (1)



- Employ individual CMFB loops for each of the gain stages (robust scheme)
- 1<sup>st</sup> stage (high-gain) mustn't be loaded → Dual diff-pair CM-detector
- 2<sup>nd</sup> stage should allow large output swing → Resistive CM-detector



## TWO-STAGE FD OPAMP CMFB (2)



- What are the reasonable voltages for V<sub>CM1</sub> and V<sub>CM2</sub>?
- V<sub>CM1</sub> sets the bias for the second gain stage (=V<sub>biasp</sub> in our example)
- V<sub>CM2</sub> is the output CM-level and is dictated by the overall application circuit
  - V<sub>DD</sub>/2 is commonly used to allow maximum output swing



## TWO-STAGE FD OPAMP CMFB (3)







#### TWO-STAGE FD OPAMP: SINGLE-LOOP CMFB (1)





What if we just have one CMFB loop wrapped around both the gain stages?



### TWO-STAGE FD OPAMP: SINGLE-LOOP CMFB (2)

- 3 low-frequency poles in the CMequivalent circuit (3)
- Need to compensate like a three-stage Opamp (higher complexity)
- Solution: Get rid of one of the highimpedance nodes to move the pole to higher frequencies



**Equivalent Circuit** 



### TWO-STAGE FD OPAMP: SINGLE-LOOP CMFB (3)

- Use diode-connected load in the error amp
  - low gain, A<sub>CM</sub>~1
  - Only two low-f poles ©
- Loop provides large CMFB gain
- DM compensation caps compensate the CMFB as well
  - Only control knob is n: I<sub>c0</sub>=I<sub>0</sub>/n
  - See notes for detailed analysis
- Use same current density in the error amp, as the two gain stages
- Not as robust against PVT variations



Common-mode Equivalent Circuit



## TWO-STAGE CLASS-AB FD OPAMPS (1)



- Note the crisscross biasing for the pseudo Class-AB (push-pull) output stage
- Diode-connected M<sub>7,12</sub> are added to decouple V<sub>GS9,14</sub> from M<sub>6,11</sub>
- I<sub>x</sub> is minimized to save power (but use same current density in all branches)



## TWO-STAGE CLASS-AB FD OPAMPS (2)

- 1st stage CM-level can be set using the DDP CM-detector
- How to set the output CMlevel for the 2<sup>nd</sup> stage?
- Note that the previous CMFB method was suitable only for Class-A stage!
  - Need creative ways of controlling the output CM-level





#### CLASS-AB STAGE CMFB METHODS

- Several methods have been developed and tried
  - Passive feedback using resistors
  - CMFB based on Current-injection
  - Triode-device based CMFB
- You can come up with your own!



## CLASS-AB CMFB: CURRENT INJECTION (1)



- Two-independent CMFB loops
- Inject or remove DC current from the output stage to set its out CM-level
- Elegant scheme



## CLASS-AB CMFB: CURRENT INJECTION (2)



- A ¼ current branch injects/removes current into/from the output nodes to control their CM-level
- 3:1 DC current split for I<sub>2</sub> used to avoid potential instability (see paper)



## CLASS-AB CMFB: TRIODE-DEVICE (1)

TBD



# FULLY-DIFFERENTIAL OPAMP SIMULATION





#### **CMDM PROBE**





- Located in Spectre library: AnalogLib→cmdmprobe
- Variable CMDM needs to be set in he model.
  - -1 measures differential mode response
  - +1 measures common mode response
- In IC615, diffstbprobe is available which handles unbalanced differential circuits better than the cmdmprobe.
- More information on the differential probes and the STB analysis algorithm can be found in [4].



#### FULLY DIFFERENTIAL CIRCUIT ANALYSIS

- Use CMDM probe for differential analysis [1, 3]
- Placement of the CMDM probe should break the differential as well the common-mode loop(s).





#### FD CIRCUIT ANALYSIS SETUP 1

 For internal loops, isolate those loops individually and perform STB analysis

 Ensure overall DC feedback for accurate biasing, and ensure that all loops are compensated

CMDM<sub>1</sub> measures only the first-stage CM response

 CMDM<sub>2</sub> measures overall DM response and second-stage CM response





#### FD CIRCUIT ANALYSIS SETUP 2

- cmdmprobes placed outside DM loop, only in CMFB loops
  - CMDM<sub>1</sub> measures only the firststage CM response
  - CMDM<sub>2</sub> measures only the second-stage CM response
  - But need another CMDM<sub>3</sub> probe to measure DM loop stability
  - Results match with iprobe results very well.





#### Fully Differential Opamp Schematic



- □ Two-stage fully differential opamp
- □ Class AB output stage for large voltage swing
- □ With individual CMFB.
- □ 1st stage CMFB compensated



## STB Analysis Using Method 1



 Be noted that the nulling resistors should be connected before the inputs of cmdmprobe in the 1<sup>st</sup> CMFB loop, or it will generate incorrect results.



## STB Analysis Using Method 2



□ Need one extra cmdmprobe to measure DM loop comparing to method 1.





#### DM LOOP BODE PLOTS M1&M2



Phase margin = 65.1422 Deg at frequency = 36.1282 MHz.

- □ Differential Mode loop gain and phase margin plots
- Same results obtained by using Method 1 and Method 2



## 1<sup>st</sup> Stage CMFB Loop Bode Plots



Phase margin = 64.5059 Deg at frequency = 21.2729 MHz.

Method 1



Phase margin = 64.5788 Deg at frequency = 21.2722 MHz.

Method 2



#### 2<sup>ND</sup> STAGE CMFB LOOP BODE PLOTS





Phase margin = 42.6336 Deg at frequency = 119.604 MHz.

Phase margin = 42.376 Deg at frequency = 119.867 MHz.

Method 1 Method 2



#### SIMULATION SETUP



Use previous oppt (operating point) in the stb analysis



#### BODE PLOT SETUP



Results → Direct Plot → Main Form



#### **DM TRANSIENT**



Unity- gain inverting amplifier transient response with a 200mV differential step (rise/fall time=0.1ns, pulse with=100ns)



#### **CM TRANSIENT**



Unity- gain inverting amplifier transient response with a 100mV common mode step (rise/fall time=0.1ns, pulse with=100ns)



# FULLY-DIFFERENTIAL OPAMP CMFB EXAMPLES





## A Power Optimized Continuous-Time $\Delta\Sigma$ ADC for Audio Applications

Shanthi Pavan, Nagendra Krishnapura, Ramalingam Pandarinathan, and Prabu Sankar



Fig. 8. Operational amplifier used in the first integrator. (a) Main amplifier. (b) Common-mode feedback (CMFB) for the first stage. (c) Second-stage CMFB circuit.





Fig. 9. Schematic of the operational amplifier used in the second and third integrators and the summing amplifier.



#### Power Reduction in Continuous-Time Delta-Sigma Modulators Using the Assisted Opamp Technique

Shanthi Pavan, Member, IEEE, and Prabu Sankar





## A 16 MHz BW 75 dB DR CT $\Delta\Sigma$ ADC Compensated for More Than One Cycle Excess Loop Delay

Vikas Singh, Nagendra Krishnapura, Shanthi Pavan, Baradwaj Vigraham, Debasish Behera, and Nimit Nigania



Fig. 12. Feedforward compensated opamp used in the first integrator. Feedforward path is shown in bold, and CMFB paths are shown in gray.









Fig. 14. Feedforward compensated opamp used in the summing amplifier. Feedforward path is shown in bold, and CMFB paths are shown in gray.

#### ISSCC 2003 / SESSION 7 / DACs AND AMPs / PAPER 7.4

# 7.4 A 500MHz CMOS Anti-Alias Filter using Feed-Forward Op-amps with Local Common-Mode Feedback

Jeffrey Harrison, Neil Weste

Department of Electronics, Macquarie University, Marsfield, Australia









#### REFERENCES

- 1. The Designer's Guide to SPICE and Spectre: <a href="http://www.designers-guide.org/books/dg-spice/">http://www.designers-guide.org/books/dg-spice/</a>
- 2. Spectre User Simulation Guide, pages 160-165: <a href="http://www.designers-guide.org/Forum/YaBB.pl?num=1170321868">http://www.designers-guide.org/Forum/YaBB.pl?num=1170321868</a>
- 3. M. Tian, V. Viswanathan, J. Hangtan, K. Kundert, "Striving for Small-Signal Stability: Loop-based and Device-based Algorithms for Stability Analysis of Linear Analog Circuits in the Frequency Domain," *Circuits and Devices*, Jan 2001. <a href="http://www.kenkundert.com/docs/cd2001-01.pdf">http://www.kenkundert.com/docs/cd2001-01.pdf</a>
- 4. <a href="https://secure.engr.oregonstate.edu/wiki/ams/index.php/Spectre/STB">https://secure.engr.oregonstate.edu/wiki/ams/index.php/Spectre/STB</a>

